Physical Design and Verification Engineer Job at Neuralink, Austin, TX

ZFI4azZOb0NXbUtjd3RCdWpvUS9RSWFzSWc9PQ==
  • Neuralink
  • Austin, TX

Job Description

About Neuralink: We are creating devices that enable a bi-directional interface with the brain. These devices allow us to restore movement to the paralyzed, restore sight to the blind, and revolutionize how humans interact with their digital world. Team Description: The Brain Interfaces Soc Department delivers chip architecture and silicon implementation of neural recording and stimulation system-on-chip (SoC) for high-bandwidth brain-machine interface applications. We have crafted a team of exceptional engineers whose mission is to push the frontiers of what is possible today and define the future. Job Responsibilities and Description: The Physical Design and Verification Engineer will be responsible for RTL to GDSII Physical Design Implementation, including Synthesis, Placement, Clock Tree Synthesis, Detailed Routing and Optimization, in addition to Physical Signoff Verification. Required Qualifications: Bachelor of Science (B.S.) degree in Electrical Engineering and/or Computer Science or a related field, or equivalent experience. Minimum 5 years of experience in digital physical design and verification. Excellence in complete RTL to GDSII flow with strong experience in the usage of industry-standard Electronic Design Automation (EDA) tools for both physical design and timing signoff. Deep knowledge on industry standards and practices in physical design including physically-aware synthesis flow, floor-planning, and place & route, metal fill, chip finishing, signal integrity checks, and dynamic EMIR-Drop analysis, and formal ESD verification. Experience in Signoff ECO flow to fix timing, noise, IR-Drop and EMIR violations. Experience in physical design verification to debug LVS/DRC/PERC issues at the chip/block level using industry standard tools. Experience in developing automation flow and scripts using Python, Perl, Makefile, Tcl and UNIX shell. Preferred Qualifications: Master of Science (M.S.) degree in Electrical Engineering and/or Computer Science or a related field, or equivalent experience. Experience working on physical design and implementation of complex ASIC systems at advanced technology nodes, preferably 16nm and below. Experience in DFT (Design For Test) flows and ATPG. Experience in I/O design flow in multi-voltage power domain. Experience in building chip floor-plan including pin placement, partitions and power grid. Experience in hierarchical synthesis, place-and-route and design closure to meet timing, area, and UPF-driven low power constraints. Experience with build tools such as CMake and Bazel. Experience with code coverage and regression setup. Expected Compensation: The anticipated base salary for this position is expected to be within the following range. Your actual base pay will be determined by your job-related skills, experience, and relevant education or training. We also believe in aligning our employees' success with the company's long-term growth. As such, in addition to base salary, Neuralink offers equity compensation (in the form of Restricted Stock Units (RSU)) for all full-time employees. Base Salary Range:

$158,000-$243,000 USD

What We Offer: Full-time employees are eligible for the following benefits listed below. An opportunity to change the world and work with some of the smartest and most talented experts from different fields Growth potential; we rapidly advance team members who have an outsized impact Excellent medical, dental, and vision insurance through a PPO plan Paid holidays Commuter benefits Meals provided Equity (RSUs) *Temporary Employees & Interns excluded 401(k) plan *Interns initially excluded until they work 1,000 hours Parental leave *Temporary Employees & Interns excluded Flexible time off *Temporary Employees & Interns excluded Neuralink

Job Tags

Full time, Temporary work, Flexible hours,

Similar Jobs

Leidos

Implementations / Activations Network Engineer Job at Leidos

 ...the Defense Information System Network (DISN) services to its...  ...for an Implementations Network Engineer III in Scott AFB, IL. The Implementations...  ...is required. DoD-8570 IAT Level 2 baseline certification (...  ...with SharePoint data entry, DDOE, or SharePoint order processing... 

Staff Today

Travel LPN / LVN - Correctional Job at Staff Today

 ...Job Description Staff Today is seeking a LPN / LVN Correctional for a travel job in Clayton, New Mexico. Job Description & Requirements ~ Specialty: Correctional ~ Discipline: LPN / LVN ~ Duration: 13 weeks ~36 hours per week ~ Shift: 12 hours, days... 

Windsor Run by Erickson Senior Living

Part-Time Podiatrist Job at Windsor Run by Erickson Senior Living

 ...Location: Windsor Run by Erickson Senior Living We are hiring a part-time Podiatrist to join our growing physician-lead geriatric practice. Compensation: $87,000 - $132,000 per year (includes base + bonus + incentive) What we offer: ~ Signing Bonus Available... 

Assured Healthcare

Private Duty- CNA Job at Assured Healthcare

 ...CNA Position Assured Healthcare Staffing is looking for CNAs to care for a private duty client. The CNA is responsible for the physical care and emotional support of our client. The ideal candidate must be able to care for our client's and their living space with dignity... 

Arup

Mechanical Tunnel Ventilation Engineering Intern (Available June 2026) Job at Arup

 ...Opportunity Prepare drawings detailing the system designed Select equipment for use in building systems Coordinate work with engineers of other disciplines Computer modeling related to building physics including airflow studies (CFD), thermal analysis, etc....